摘要
The real-time parallel computation of histograms using an array of pipelined cells is proposed and prototyped in this paper with application to consumer imaging products. The array operates in two modes: histogram computation and histogram reading. The proposed parallel computation method does not use any memory blocks. The resulting histogram bins can be stored into an external memory block in a pipelined fashion for subsequent reading or streaming of the results. The array of cells can be tuned to accommodate the required data path width in a VLSI image processing engine as present in many imaging consumer devices. Synthesis of the architectures presented in this paper in FPGA are shown to compute the real-time histogram of images streamed at over 36 megapixels at 30 frames/s by processing in parallel 1, 2 or 4 pixels per clock cycle 1.
原文 | 英語 |
---|---|
文章編號 | 6131111 |
頁(從 - 到) | 1460-1464 |
頁數 | 5 |
期刊 | IEEE Transactions on Consumer Electronics |
卷 | 57 |
發行號 | 4 |
DOIs | |
出版狀態 | 已發佈 - 2011 11月 |
ASJC Scopus subject areas
- 媒體技術
- 電氣與電子工程