摘要
Regular expressions are widely used in the network intrusion detection system (NIDS) to represent attack patterns. Previously, many hardware architectures have been proposed to accelerate regular expression matching using field-programmable gate array (FPGA) because FPGAs allow updating of new attack patterns. Because of the increasing number of attacks, we need to accommodate a large number of regular expressions on FPGAs. Although the minimization of logic equations has been studied intensively in the area of computer-aided design (CAD), the minimization of multiple regular expressions has been largely neglected. This paper presents a novel sharing architecture allowing our algorithm to extract and share common subregular expressions. Experimental results show that our sharing scheme significantly reduces the area of pattern matching circuits for regular expression.
原文 | 英語 |
---|---|
頁(從 - 到) | 1303-1310 |
頁數 | 8 |
期刊 | IEEE Transactions on Very Large Scale Integration (VLSI) Systems |
卷 | 15 |
發行號 | 12 |
DOIs | |
出版狀態 | 已發佈 - 2007 12月 |
對外發佈 | 是 |
ASJC Scopus subject areas
- 軟體
- 硬體和架構
- 電氣與電子工程