TY - JOUR
T1 - High-k Metal-Insulator-Metal Capacitors for RF and Mixed-Signal VLSI Circuits
T2 - Challenges and Opportunities
AU - Kannadassan, D.
AU - Sivasankaran, K.
AU - Kumaravel, S.
AU - Cheng, Chun Hu
AU - Baghini, Maryam Shojaei
AU - Mallick, P. S.
N1 - Publisher Copyright:
© 1963-2012 IEEE.
PY - 2024
Y1 - 2024
N2 - Metal insulator metal (MIM) capacitors are inevitable and critical passive components in analog, mixed?signal, and memory applications. These capacitors occupy nearly 40% of circuit area among other passive and active components of the integrated circuit (IC). Considering this fact, the International Roadmap for Devices and Systems (IRDS) rec?ognized and recommended the miniaturization of MIM capac?itors with high permittivity dielectric materials. For future analog and radio frequency (RF) applications, the IRDS has pre?dicted that MIM capacitors should hold a high capacitance den?sity of >10 fF/ m2 , a low voltage linearity of <100 ppm/V 2 , and a low leakage current density of <10 nA/cm2 . In this regard, many research works have been carried out over the last few decades with various high-k dielectrics to achieve low voltage linearity. However, many of them are facing problems with structural defects, interface traps, and poor polarization process due to limitations of fabrication processes. This article attempts to review the challenges and opportunities involved in the reduction of voltage linearity and leakage of MIM capacitors. Also, this article presents the physical limits and challenges involved in MIM capacitor integration with back end of line (BEOL) process of recent complementary metal oxide semiconductor (CMOS) technologies. Using physical modeling, the design formula for low voltage linearity coefficient was derived, which helps IC developers in the design and imple?mentation of highly linear RF-analog and mixed-signal (AMS) systems.
AB - Metal insulator metal (MIM) capacitors are inevitable and critical passive components in analog, mixed?signal, and memory applications. These capacitors occupy nearly 40% of circuit area among other passive and active components of the integrated circuit (IC). Considering this fact, the International Roadmap for Devices and Systems (IRDS) rec?ognized and recommended the miniaturization of MIM capac?itors with high permittivity dielectric materials. For future analog and radio frequency (RF) applications, the IRDS has pre?dicted that MIM capacitors should hold a high capacitance den?sity of >10 fF/ m2 , a low voltage linearity of <100 ppm/V 2 , and a low leakage current density of <10 nA/cm2 . In this regard, many research works have been carried out over the last few decades with various high-k dielectrics to achieve low voltage linearity. However, many of them are facing problems with structural defects, interface traps, and poor polarization process due to limitations of fabrication processes. This article attempts to review the challenges and opportunities involved in the reduction of voltage linearity and leakage of MIM capacitors. Also, this article presents the physical limits and challenges involved in MIM capacitor integration with back end of line (BEOL) process of recent complementary metal oxide semiconductor (CMOS) technologies. Using physical modeling, the design formula for low voltage linearity coefficient was derived, which helps IC developers in the design and imple?mentation of highly linear RF-analog and mixed-signal (AMS) systems.
KW - Back end of line (BEOL)
KW - high-k dielectrics
KW - leakage
KW - metal-insulator†metal (MIM) capacitors
KW - radio frequency (RF)/mixed-signal integrated circuits (ICs)
KW - voltage linearity
UR - http://www.scopus.com/inward/record.url?scp=85211971685&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85211971685&partnerID=8YFLogxK
U2 - 10.1109/JPROC.2024.3506996
DO - 10.1109/JPROC.2024.3506996
M3 - Article
AN - SCOPUS:85211971685
SN - 0018-9219
VL - 112
SP - 1610
EP - 1631
JO - Proceedings of the IEEE
JF - Proceedings of the IEEE
IS - 10
ER -