Hardware/software co-design for particle swarm optimization algorithm

Shih An Li, Chen Chien Hsu*, Ching Chang Wong, Chia Jun Yu

*此作品的通信作者

研究成果: 雜誌貢獻期刊論文同行評審

35 引文 斯高帕斯(Scopus)

摘要

This paper presents a hardware/software (HW/SW) co-design approach using SOPC technique and pipeline design method to improve design flexibility and execution performance of particle swarm optimization (PSO) for embedded applications. Based on modular design architecture, a Particle Updating Accelerator module via hardware implementation for updating velocity and position of particles and a Fitness Evaluation module implemented either on a soft-cored processor or Field Programmable Gate Array (FPGA) for evaluating the objective functions are respectively designed to work closely together to carry out the evolution process at different design stages. Thanks to the design flexibility, the proposed approach can tackle various optimization problems of embedded applications without the need for hardware redesign. To further improve the execution performance of the PSO, a hardware random number generator (RNG) is also designed in this paper in addition to a particle re-initialization scheme to promote exploration search during the optimization process. Experimental results have demonstrated that the proposed HW/SW co-design approach for PSO algorithms has good efficiency for obtaining high-quality solutions for embedded applications.

原文英語
頁(從 - 到)4582-4596
頁數15
期刊Information Sciences
181
發行號20
DOIs
出版狀態已發佈 - 2011 10月 15

ASJC Scopus subject areas

  • 軟體
  • 控制與系統工程
  • 理論電腦科學
  • 電腦科學應用
  • 資訊系統與管理
  • 人工智慧

指紋

深入研究「Hardware/software co-design for particle swarm optimization algorithm」主題。共同形成了獨特的指紋。

引用此