摘要
In this paper, we propose an FPGA-based enhanced-SIFT with feature matching for stereo vision. Gaussian blur and difference of Gaussian pyramids are realized in parallel to accelerate the processing time required for multiple convolutions. As for the feature descriptor, a simple triangu-lar identification approach with a look-up table is proposed to efficiently determine the direction and gradient of the feature points. Thus, the dimension of the feature descriptor in this paper is reduced by half compared to conventional approaches. As far as feature detection is concerned, the condition for high-contrast detection is simplified by moderately changing a threshold value, which also benefits the reduction of the resulting hardware in realization. The proposed enhanced-SIFT not only accelerates the operational speed but also reduces the hardware cost. The experiment re-sults show that the proposed enhanced-SIFT reaches a frame rate of 205 fps for 640 × 480 images. Integrated with two enhanced-SIFT, a finite-area parallel checking is also proposed without the aid of external memory to improve the efficiency of feature matching. The resulting frame rate by the proposed stereo vision matching can be as high as 181 fps with good matching accuracy as demon-strated in the experimental results.
原文 | 英語 |
---|---|
文章編號 | 1632 |
期刊 | Electronics (Switzerland) |
卷 | 10 |
發行號 | 14 |
DOIs | |
出版狀態 | 已發佈 - 2021 7月 2 |
ASJC Scopus subject areas
- 控制與系統工程
- 訊號處理
- 硬體和架構
- 電腦網路與通信
- 電氣與電子工程