Efficient memetic vector quantizer design based on reconfigurable hardware and softcore processor

Wen Jyi Hwang*, Sheng Kai Weng, Ting Kuan Lin

*此作品的通信作者

研究成果: 雜誌貢獻期刊論文同行評審

摘要

This paper presents a novel hardware architecture for memetic vector quantizer (VQ) design. The architecture uses steady-state genetic algorithm (GA) for global search, and C-Means algorithm for local refinement. It adopts a shift register based circuit for accelerating mutation and crossover operations for steady state CA operations. It also uses a pipeline architecture for the hardware implementation of C-Means algorithm. The proposed architecture is embedded in a softcore CPU, and implemented on a field programmable logic array (FPGA) device for physical performance measurement. Experimental results show that the proposed architecture is an effective method for VQ optimization attaining both high performance and low computational time.

ASJC Scopus subject areas

  • 一般工程

指紋

深入研究「Efficient memetic vector quantizer design based on reconfigurable hardware and softcore processor」主題。共同形成了獨特的指紋。

引用此