Efficient K-winner-take-all competitive learning hardware architecture for on-chip learning

Chien Min Ou, Hui Ya Li, Wen Jyi Hwang*

*此作品的通信作者

研究成果: 雜誌貢獻期刊論文同行評審

2 引文 斯高帕斯(Scopus)

摘要

A novel k-winners-take-all (k-WTA) competitive learning (CL) hardware architecture is presented for on-chip learning in this paper. The architecture is based on an efficient pipeline allowing k-WTA competition processes associated with different training vectors to be performed concurrently. The pipeline architecture employs a novel codeword swapping scheme so that neurons failing the competition for a training vector are immediately available for the competitions for the subsequent training vectors. The architecture is implemented by the field programmable gate array (FPGA). It is used as a hardware accelerator in a system on programmable chip (SOPC) for realtime on-chip learning. Experimental results show that the SOPC has significantly lower training time than that of other k-WTA CL counterparts operating with or without hardware support.

原文英語
頁(從 - 到)11661-11683
頁數23
期刊Sensors (Switzerland)
12
發行號9
DOIs
出版狀態已發佈 - 2012 9月

ASJC Scopus subject areas

  • 分析化學
  • 生物化學
  • 原子與分子物理與光學
  • 儀器
  • 電氣與電子工程

指紋

深入研究「Efficient K-winner-take-all competitive learning hardware architecture for on-chip learning」主題。共同形成了獨特的指紋。

引用此