摘要
A novel k-winners-take-all (k-WTA) competitive learning (CL) hardware architecture is presented for on-chip learning in this paper. The architecture is based on an efficient pipeline allowing k-WTA competition processes associated with different training vectors to be performed concurrently. The pipeline architecture employs a novel codeword swapping scheme so that neurons failing the competition for a training vector are immediately available for the competitions for the subsequent training vectors. The architecture is implemented by the field programmable gate array (FPGA). It is used as a hardware accelerator in a system on programmable chip (SOPC) for realtime on-chip learning. Experimental results show that the SOPC has significantly lower training time than that of other k-WTA CL counterparts operating with or without hardware support.
原文 | 英語 |
---|---|
頁(從 - 到) | 11661-11683 |
頁數 | 23 |
期刊 | Sensors (Switzerland) |
卷 | 12 |
發行號 | 9 |
DOIs | |
出版狀態 | 已發佈 - 2012 9月 |
ASJC Scopus subject areas
- 分析化學
- 生物化學
- 原子與分子物理與光學
- 儀器
- 電氣與電子工程