TY - JOUR
T1 - Characterization of ESD-induced electromigration on CMOS metallization in on-chip ESD protection circuit
AU - Hou, Yang Shou
AU - Lin, Chun Yu
N1 - Publisher Copyright:
© 2024 The Japan Society of Applied Physics.
PY - 2024/2/29
Y1 - 2024/2/29
N2 - Electrostatic discharge (ESD) and electromigration are critical issues that significantly impact the reliability of ICs. While both of these phenomena have been studied independently, the combination of the two, ESD-induced electromigration, has received less attention, potentially compromising IC reliability. This work analyzes various types of metal with different lengths, widths, and angles commonly used in ESD protection circuits in the CMOS process. The objective is to observe their behavior under continuous ESD zapping. The ESD-induced electromigration of metallization in the CMOS process has been analyzed, and metal sensitivity to system-level ESD events has also been identified. It is also analyzed from the perspective of energy that the ESD energy that metal can withstand will decrease as the ESD voltage increases, which will be even more detrimental to the ESD reliability of ICs. The findings from this study aim to provide valuable insights for designing metal lines in ICs to enhance ESD protection.
AB - Electrostatic discharge (ESD) and electromigration are critical issues that significantly impact the reliability of ICs. While both of these phenomena have been studied independently, the combination of the two, ESD-induced electromigration, has received less attention, potentially compromising IC reliability. This work analyzes various types of metal with different lengths, widths, and angles commonly used in ESD protection circuits in the CMOS process. The objective is to observe their behavior under continuous ESD zapping. The ESD-induced electromigration of metallization in the CMOS process has been analyzed, and metal sensitivity to system-level ESD events has also been identified. It is also analyzed from the perspective of energy that the ESD energy that metal can withstand will decrease as the ESD voltage increases, which will be even more detrimental to the ESD reliability of ICs. The findings from this study aim to provide valuable insights for designing metal lines in ICs to enhance ESD protection.
KW - back end of line (BEOL)
KW - electromigration
KW - electrostatic discharge (ESD)
KW - metallization
KW - system-level ESD
UR - http://www.scopus.com/inward/record.url?scp=85183131578&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85183131578&partnerID=8YFLogxK
U2 - 10.35848/1347-4065/ad1776
DO - 10.35848/1347-4065/ad1776
M3 - Article
AN - SCOPUS:85183131578
SN - 0021-4922
VL - 63
JO - Japanese Journal of Applied Physics
JF - Japanese Journal of Applied Physics
IS - 2
M1 - 02SP58
ER -