摘要
A novel VLSI architecture for multi-channel online spike sorting is presented in this paper. In the architecture, the spike detection is based on nonlinear energy operator (NEO), and the feature extraction is carried out by the generalized Hebbian algorithm (GHA). To lower the power consumption and area costs of the circuits, all of the channels share the same core for spike detection and feature extraction operations. Each channel has dedicated buffers for storing the detected spikes and the principal components of that channel. The proposed circuit also contains a clock gating system supplying the clock to only the buffers of channels currently using the computation core to further reduce the power consumption. The architecture has been implemented by an application-specific integrated circuit (ASIC) with 90-nm technology. Comparisons to the existing works show that the proposed architecture has lower power consumption and hardware area costs for real-time multi-channel spike detection and feature extraction.
原文 | 英語 |
---|---|
頁(從 - 到) | 19830-19851 |
頁數 | 22 |
期刊 | Sensors (Switzerland) |
卷 | 15 |
發行號 | 8 |
DOIs | |
出版狀態 | 已發佈 - 2015 8月 13 |
ASJC Scopus subject areas
- 分析化學
- 生物化學
- 原子與分子物理與光學
- 儀器
- 電氣與電子工程