A pipelined architecture design for trilateral noise filtering

Wen Chung Kao*, Hong Shuo Tai, Chia Pin Shen, Jia An Ye, Ng Fa Ho

*此作品的通信作者

研究成果: 雜誌貢獻會議論文同行評審

2 引文 斯高帕斯(Scopus)

摘要

The trilateral noise filter is capable of reducing both Gaussian and impulse image noise. The filter combines domain filter, range filter, and rank-ordered absolute differences (ROAD) measurement into an integrated weighting function. The main issue of applying such a powerful noise filter on real-time imaging systems is that its time complexity is extremely high. A possible way to remedying the problem is designing a dedicated hardware accelerator. In this paper, we propose a new pipelined architecture design for trilateral noise filtering. By using a bitwise operation for ROAD calculation and piecewise linear approximation for exponential function evaluation, the performance of these two time consuming operations are improved dramatically. The proposed architecture has been verified on a Xilinx FPGA board, and the system clock of this design can achieve 96.5 MHz which can process 4 MPixels/second.

原文英語
文章編號4253413
頁(從 - 到)3415-3418
頁數4
期刊Proceedings - IEEE International Symposium on Circuits and Systems
DOIs
出版狀態已發佈 - 2007
事件2007 IEEE International Symposium on Circuits and Systems, ISCAS 2007 - New Orleans, LA, 美国
持續時間: 2007 5月 272007 5月 30

ASJC Scopus subject areas

  • 電氣與電子工程

指紋

深入研究「A pipelined architecture design for trilateral noise filtering」主題。共同形成了獨特的指紋。

引用此