ESD Protection Design for Fan-Out Panel-Level Packaging

Chun Yu Lin, Chia You Hsieh, Zih Jyun Dai, Yu Hsuan Lai

Research output: Chapter in Book/Report/Conference proceedingConference contribution

Abstract

With a new concept of hetero-integration by combining display and functional redistribution layer (RDL) technologies, the fan-out panel-level package (FOPLP) technology with ESD protection design is studied in this work. The proposed ESD protection circuits in RDL are realized by low temperature poly silicon thin film transistor, and the circuits are used to protect a CMOS inverter. The ESD protection circuits for FOPLP applications are verified in this work.

Original languageEnglish
Title of host publicationInternational EOS/ESD Symposium on Design and System, IEDS 2022
PublisherInstitute of Electrical and Electronics Engineers Inc.
ISBN (Electronic)9781585373383
Publication statusPublished - 2022
Event2nd Annual International EOS/ESD Symposium on Design and System, IEDS 2022 - Virtual, Online, China
Duration: 2022 Nov 92022 Nov 11

Publication series

NameInternational EOS/ESD Symposium on Design and System, IEDS 2022

Conference

Conference2nd Annual International EOS/ESD Symposium on Design and System, IEDS 2022
Country/TerritoryChina
CityVirtual, Online
Period2022/11/092022/11/11

ASJC Scopus subject areas

  • Energy Engineering and Power Technology
  • Electrical and Electronic Engineering
  • Safety, Risk, Reliability and Quality

Fingerprint

Dive into the research topics of 'ESD Protection Design for Fan-Out Panel-Level Packaging'. Together they form a unique fingerprint.

Cite this