π-Shape ESD Protection Design for Multi-Gbps High-Speed Circuits in CMOS Technology

Chun Rong Chang, Zih Jyun Dai, Chun Yu Lin*

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

2 Citations (Scopus)

Abstract

CMOS integrated circuits are vulnerable to electrostatic discharge (ESD); therefore, ESD protection circuits are needed. On-chip ESD protection is important for both component-level and system-level ESD protection. In this work, on-chip ESD protection circuits for multi-Gbps high-speed applications are studied. π-shaped ESD protection circuit structures realized by staked diodes with an embedded silicon-controlled rectifier (SCR) and resistor-triggered SCR are proposed. These test circuits are fabricated in CMOS technology, and the proposed designs have been proven to have better ESD robustness and performance in high-speed applications.

Original languageEnglish
Article number2562
JournalMaterials
Volume16
Issue number7
DOIs
Publication statusPublished - 2023 Apr

Keywords

  • electrostatic discharge (ESD)
  • silicon-controlled rectifier
  • π-shape circuit

ASJC Scopus subject areas

  • General Materials Science
  • Condensed Matter Physics

Fingerprint

Dive into the research topics of 'π-Shape ESD Protection Design for Multi-Gbps High-Speed Circuits in CMOS Technology'. Together they form a unique fingerprint.

Cite this